

# Precision Analog Microcontroller, 12-Bit Analog I/O, ARM7TDMI MCU

Silicon Anomaly ADuC7122

This anomaly list describes the known bugs, anomalies, and workarounds for the ADuC7122 MicroConverter\* Revision C silicon.

First Line ADuC7122

Third Line C5I (revision identifier)

Analog Devices, Inc., is committed, through future silicon revisions, to continuously improve silicon functionality. Analog Devices tries to ensure that these future silicon revisions remain compatible with your present software/systems by implementing the recommended workarounds outlined here.

### **ADuC7122 FUNCTIONALITY ISSUES**

| Silicon Revision Identifier | Chip Marking               | Silicon Status | Anomaly Sheet | No. of Reported Anomalies |
|-----------------------------|----------------------------|----------------|---------------|---------------------------|
| All revisions of silicon    | All silicon branded<br>C5I | Released       | Rev. 0        | 3                         |

ADuC7122 Silicon Anomaly

# **FUNCTIONALITY ISSUES**

# Table 1. External IRQ When Configured as Level Sensitive [er001]

| Background     | There are four external interrupt sources on the ADuC7122 that can be configured as edge triggered (rising or falling) or level triggered (active high or active low).                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Issue          | When any of the external interrupt sources are configured as level triggered, either active high or active low, the external pin must remain at the active level until the program vectors to the interrupt vector handler for that external interrupt. If the external pin is activated and triggers an interrupt that subsequently goes to an inactive level before the program vectors to the interrupt handler, the IRQSTA bit for the external interrupt may not be set. This results in the interrupt handler not knowing what interrupt source caused the part to vector to the interrupt vector. |
| Workaround     | Edge-triggered interrupts don't have this problem. This issue is noted and will be addressed in any future revision of the silicon.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Related Issues | None.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

# Table 2. Disabling I<sup>2</sup>C Interface in Slave Mode When a Transfer Is in Progress [er002]

| Background     | Bit 0 of the I2CxSCTL register enables/disables the I <sup>2</sup> C slave interface.  Bit 6 of the I2CxSSTA register indicates whether the I <sup>2</sup> C slave interface is busy.                                                                                                        |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Issue          | If $I^2C$ slave mode is enabled (Register I2CxSCTL, Bit $0 = 1$ ) and a transfer is in progress with the master, then Bit 0 of the I2CxSCTL register should not be cleared to 0 to disable the $I^2C$ slave interface until Bit 6 (the $I^2C$ busy bit) of the I2CxSSTA register is cleared. |
|                | When Bit 0 of the I2CxSCTL register is cleared to 0 and the busy bit is still set, the ADuC7122 can drive the SDAx pin low indefinitely. When this condition occurs, the ADuC7122 does not release the SDA pin unless a hardware reset condition occurs.                                     |
| Workaround     | When disabling I <sup>2</sup> C slave mode by writing to Bit 0 of the I2CxSCTL register, first set Bit 0 of the I2CxMCTL register to 1 to enable master mode. Then, disable the slave mode by clearing Bit 0 of the I2CxSCTL register. Finally, clear Bit 0 of the I2CxMCTL register.        |
| Related Issues | None.                                                                                                                                                                                                                                                                                        |

# Table 3. Operation of SPI in Slave Mode [er003]

| Background     | When in SPI slave mode, the ADuC7122 expects the number of clock pulses from the master to be divisible by 8 when the chip select pin is active.  The internal bit-shift counter does not reset when the chip select pin is deasserted.                                                                                                                                     |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Issue          | If the number of clocks from the master is not divisible by 8 when the chip select is active, incorrect data may be received or transmitted by the ADuC7122 because the bit-shift counter will not be at 0 for later transfers.  The internal bit-shift counter for the transmit or receive buffers can only be reset by a hardware, software, or watchdog reset condition. |
| Workaround     | Always ensure that the number of SPI clocks is divisible by 8 when the ADuC7122 chip select is active.                                                                                                                                                                                                                                                                      |
| Related Issues | None.                                                                                                                                                                                                                                                                                                                                                                       |

## **SECTION 1. ADuC7122 FUNCTIONALITY ISSUES**

| Reference Number | Description                                                                       | Status |
|------------------|-----------------------------------------------------------------------------------|--------|
| er001            | External IRQ level triggered issue                                                | Open   |
| er002            | Disabling I <sup>2</sup> C interface in slave mode when a transfer is in progress | Open   |
| er003            | Operation of SPI in slave mode                                                    | Open   |